Submitting more applications increases your chances of landing a job.

Here’s how busy the average job seeker was last month:

Opportunities viewed

Applications submitted

Keep exploring and applying to maximize your chances!

Looking for employers with a proven track record of hiring women?

Click here to explore opportunities now!
We Value Your Feedback

You are invited to participate in a survey designed to help researchers understand how best to match workers to the types of jobs they are searching for

Would You Be Likely to Participate?

If selected, we will contact you via email with further instructions and details about your participation.

You will receive a $7 payout for answering the survey.


User unblocked successfully
https://bayt.page.link/uVZ5GZ6j1jRU14JMA
Back to the job results

Mixed Signal Logic Verification Engineer

30+ days ago 2026/07/09
Other Business Support Services
Create a job alert for similar positions
Job alert turned off. You won’t receive updates for this search anymore.

Job description

Job Details:

Job Description:

A Senior/Staff VLSI Verification Engineer with 11-15 years of experience drives complex SoC/ASIC verification, focusing on UVM/System Verilog testbench architecture, Mix signal IP verification strategy, and post-silicon debug. Key responsibilities include defining verification plans, guiding junior engineers, improving verification methodologies, ensuring coverage closure, and collaborating with architects for top-level verification.




Key Responsibilities:




  • Strategy & Planning: Develop, implement, and lead comprehensive verification plans for Complex Mix Signal IPs.



  • Methodology: Design and maintain advanced test benches, scoreboards, and checkers using System Verilog and UVM.



  • Technical Leadership: Mentor junior engineers, conduct code reviews, and drive verification closure to meet project milestones.



  • Debug & Analysis: Perform RTL debug, gate-level simulations, and functional/code coverage analysis.



  • Collaboration: Work with architects and design teams to identify, debug, and resolve issues, including post-silicon failures.



  • Formal Verification: Utilize formal methods (e.g., model checking) to verify complex, hard-to-reach corner cases.





Qualifications:

Required Qualifications & Experience:




  • Experience: 11-15 years of, or equivalent, experience in ASIC/SoC verification.



  • Languages & Methodologies: Expert-level knowledge of System Verilog, UVM, and Verilog.



  • Protocols: Proficiency in standard protocols like JTAG/IJTAG/CRI/APB and multi clock domain Mix signal designs.



  • Tools: Hands-on experience with industry-standard EDA tools (Synopsys VCS, Cadence Xcelium/JasperGold, Mentor Questa).



  • Scripting: Strong scripting skills (Python, Perl, Tcl) for testbench automation.



  • Education: B.E/B.Tech or M.E/M.Tech/MS in Electronics/VLSI Engineering.



  • Domain Knowledge: Expertise Mix signal Sensor IP verification.




Skills:




  • IP test plan development.



  • Constraint-random test generation.



  • Strong debugging capabilities and RCA (Root Cause Analysis).



  • Ability to work on complex, Mix signal designs.







Job Type:Experienced Hire

Shift:Shift 1 (India)

Primary Location: India, Bangalore

Additional Locations:



Business group:The Central Engineering Group (CEG) is Intel's data-driven organization that builds scalable engineering solutions across three pillars: Product Enablement (IP, tools, and methodologies), Custom ASIC (leveraging existing IP for custom silicon), and Foundry Enablement (supporting top customers and validating technologies). The team focuses on customer-driven, end-to-end solutions with short development cycles to deliver measurable business impact across Intel's product and foundry businesses.

Posting Statement:All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.Position of TrustN/A

Work Model for this Role



This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

*




ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.
This job post has been translated by AI and may contain minor differences or errors.

You’ve reached the maximum limit of 15 job alerts. To create a new alert, please delete an existing one first.
Job alert created for this search. You’ll receive updates when new jobs match.
Are you sure you want to unapply?

You'll no longer be considered for this role and your application will be removed from the employer's inbox.