Submitting more applications increases your chances of landing a job.

Here’s how busy the average job seeker was last month:

Opportunities viewed

Applications submitted

Keep exploring and applying to maximize your chances!

Looking for employers with a proven track record of hiring women?

Click here to explore opportunities now!
We Value Your Feedback

You are invited to participate in a survey designed to help researchers understand how best to match workers to the types of jobs they are searching for

Would You Be Likely to Participate?

If selected, we will contact you via email with further instructions and details about your participation.

You will receive a $7 payout for answering the survey.


User unblocked successfully
https://bayt.page.link/1WA7x7W9xBnhidzR9
Back to the job results

Lead Design Verification Engineer

30+ days ago 2026/06/27
Other Business Support Services
Create a job alert for similar positions
Job alert turned off. You won’t receive updates for this search anymore.

Job description

We are seeking a highly driven Senior Design Verification Engineer for RTL functional verification of cutting-edge in‑vehicle networking devices within NXP’s next‑generation automotive product line. In this individual‑contributor role, you will architect, enhance, and maintain advanced UVM‑based and C‑based verification environments. You will define robust verification strategies, craft comprehensive test plans, and drive metric‑driven verification to full closure. You will collaborate closely with world‑class teams across Design, Architecture, Validation, and Firmware, ensuring seamless integration and adherence to rigorous automotive design and quality processes. This is an opportunity to shape the verification strategy of high‑impact automotive solutions that define reliability, safety, and performance for vehicles worldwide


Main Job Tasks and Responsibilities:


  • Create robust verification architecture, verification testplan and verification metric closure documentation to comply with NXP verification and validation process.
  •  Architect and develop testbenches using System Verilog and UVM for functional and power aware RTL verification. Contribute to defining verification strategy (Directed, Constrained random and Formal) for IP, Sub-System and SoC verification.
  • Develop UVM components like Agents (active and passive), Scoreboards and Environment etc., Develop Assertions, functional coverage.
  • Develop Test plan, UVM based test sequences, layered sequences, virtual sequencers.
  • Drive closure of verification metrics to cover verification space. Work with a team to identify and close gaps in Functional, Power aware and Gate level timing Simulation.
  • Develop ‘C’ testcases for HW-FW Simulation and FPGA Prototyping.
  • Regression setup, debug of RTL and Gate level Netlist.
  • Work closely with Architecture, digital and analog design, DV and validation teams to ensure timely delivery of quality products

Minimum Required Qualifications


  • B.S./M.S. Electrical/Computer Engineering (or similar degrees)
  • 8+ Years of proven track record of ASIC/SoC verification, taking several chips from specification to tape out.
  • Proven Expertise with UVM and/or System Verilog based verification.
  • Proven experience of standard ASIC verification including
    • Planning Test
    • Testbench creation.
    • Code and Functional Coverage
    • Directed and Constrained random stimulus generation and test.
    • Low power verification. UPF/CPF Flow.
    • SVA Assertion.
    • C/C++, Perl, Python scripting.
  • Experience working with tools like GIT, Jira, Confluence.


More information about NXP in India...


#LI-7013
This job post has been translated by AI and may contain minor differences or errors.

You’ve reached the maximum limit of 15 job alerts. To create a new alert, please delete an existing one first.
Job alert created for this search. You’ll receive updates when new jobs match.
Are you sure you want to unapply?

You'll no longer be considered for this role and your application will be removed from the employer's inbox.