Submitting more applications increases your chances of landing a job.
Here’s how busy the average job seeker was last month:
Opportunities viewed
Applications submitted
Keep exploring and applying to maximize your chances!
Looking for employers with a proven track record of hiring women?
Click here to explore opportunities now!You are invited to participate in a survey designed to help researchers understand how best to match workers to the types of jobs they are searching for
Would You Be Likely to Participate?
If selected, we will contact you via email with further instructions and details about your participation.
You will receive a $7 payout for answering the survey.
The Data Centre-Design Silicon Engineering delivers leadership Xeon products to cloud and datacenter customers through development of industry leading x86 core and differentiated IPs that enhances product performance and competitiveness in both Xeon, Networking & AI platforms. IP design group within DCG designs Coherent Fabric IP, Memory controller, NOC, PCIe, UCIe controllers and many fundamental building blocks for the Xeon server SOCs.
We are seeking an experienced Micro Architect/Senior Design Engineer to design, develop, and implement advanced Digital IO Controllers like PCIe/CXL/UCIe systems for next-generation data center and AI chips. This role requires a unique blend of microarchitectural expertise and hands-on RTL coding skills to bring cutting-edge designs to life. The ideal candidate will have a deep understanding of high speed IOs like PCIe/CXL/UCIe Protocol and architecture, interconnect protocols, and coherency mechanisms, coupled with a proven ability to implement these designs at the RTL level.
Architect scalable memory coherency protocols and interconnect topologies to achieve high performance and low latency for data center and AI SoCs.
Design and implement critical components of the PCIe/UCIe controller microarchitecture & RTL Blocks and with best in class KPIs Power perf & area @ high-speed clocking.
Work closely with verification teams to create test plans and debug issues arising during pre-silicon validation.
Collaborate with cross-functional teams (physical design, software, and firmware) to ensure seamless integration of memory fabric systems.
Analyze system performance, conduct workload modeling, and optimize the architecture for target use cases.
Mentor junior engineers and contribute to technical reviews and design documentation.
Stay updated with emerging technologies and trends in PCIe/CXL/UCIe protocols, and AI/ML hardware.
Strong problem-solving and debugging skills.
Excellent communication and collaboration abilities.
Ability to manage and prioritize multiple tasks effectively.
Minimum Qualifications:
Bachelor of Engineering in engineering with minimum 8-12+ years of experience/Master of Engineering with 7-11+ years of relevant experience in Digital design, System Verilog, RTL Design, FE RTL2Netlist methodology flows, STA, Formal Equivalence etc.
Work Model for this Role
*
You'll no longer be considered for this role and your application will be removed from the employer's inbox.