Submitting more applications increases your chances of landing a job.

Here’s how busy the average job seeker was last month:

Opportunities viewed

Applications submitted

Keep exploring and applying to maximize your chances!

Looking for employers with a proven track record of hiring women?

Click here to explore opportunities now!
We Value Your Feedback

You are invited to participate in a survey designed to help researchers understand how best to match workers to the types of jobs they are searching for

Would You Be Likely to Participate?

If selected, we will contact you via email with further instructions and details about your participation.

You will receive a $7 payout for answering the survey.


User unblocked successfully
https://bayt.page.link/v6QUjWZM1zV8Fgyz7
Back to the job results
Other Business Support Services
Create a job alert for similar positions
Job alert turned off. You won’t receive updates for this search anymore.

Job description

A Senior DFT (Design-for-Test) Engineer is responsible for architecting, implementing, and validating test methodologies in complex SoC/ASIC designs, ensuring manufacturability, reliability, and efficient silicon bring-up.
The role blends deep technical expertise in scan insertion, ATPG, MBIST, and test pattern validation with cross-functional collaboration across RTL, verification, and physical design teams.
DFT Architecture & Implementation Define and implement DFT methodologies for SoCs, MCUs, or test chips.
Insert scan chains, boundary scan, MBIST, and repair logic at RTL/gate level.
Architect innovative DFT techniques for advanced process nodes.
Test Pattern Development & Validation Generate ATPG patterns for stuck-at, transition, and path delay faults.
Debug test pattern issues during silicon bring-up.
Ensure highest stability and coverage of test patterns on ATE (Automatic Test Equipment).
Cross-Functional Collaboration Work closely with RTL design, verification, physical implementation, and test engineering teams.
Support silicon characterization and yield improvement activities.
Contribute to overall microcontroller or SoC DFT methodology.
Bachelor’s/master’s in electrical engineering, Microelectronics, or related field.
Typically, 5–8 years in DFT for complex SoCs/ASICs.
Experienced in Scan insertion, ATPG, MBIST, boundary scan, JTAG.
Debugging silicon test issues and yield analysis.
Experience in Scripting/ programming using Python, Perl, TCL.
This job post has been translated by AI and may contain minor differences or errors.

You’ve reached the maximum limit of 15 job alerts. To create a new alert, please delete an existing one first.
Job alert created for this search. You’ll receive updates when new jobs match.
Are you sure you want to unapply?

You'll no longer be considered for this role and your application will be removed from the employer's inbox.