Submitting more applications increases your chances of landing a job.

Here’s how busy the average job seeker was last month:

Opportunities viewed

Applications submitted

Keep exploring and applying to maximize your chances!

Looking for employers with a proven track record of hiring women?

Click here to explore opportunities now!
We Value Your Feedback

You are invited to participate in a survey designed to help researchers understand how best to match workers to the types of jobs they are searching for

Would You Be Likely to Participate?

If selected, we will contact you via email with further instructions and details about your participation.

You will receive a $7 payout for answering the survey.


User unblocked successfully
https://bayt.page.link/TUSzxz3Yp2PYdqxPA
Back to the job results

Analog Layout Design Engineer

Today 2026/09/03
Other Business Support Services
Create a job alert for similar positions
Job alert turned off. You won’t receive updates for this search anymore.

Job description

Job Details:

Job Description: Job Summary We are seeking an Entry Level Analog Layout Engineer for a time bound assignment to support analog and mixed signal IP development. The engineer will work as an individual contributor, under the guidance of senior layout and circuit designers, executing custom layout implementation and physical verification tasks for analog blocks used in SoC and IP designs. ________________________________________ Key Responsibilities • Perform analog and custom layout design for assigned blocks under supervision • Implement layouts using Virtuoso / Custom Compiler or equivalent tools • Run and debug physical verification checks, including: o DRC, LVS o Density and reliability checks o EM/IR (RedHawk / Totem or equivalent) o ESD and Latch up checks (as applicable) • Follow layout constraints provided by circuit designers and layout leads • Support layout iterations, ECOs, and signoff closure • Adhere to established methodologies, checklists, and quality standards • Document layout issues and support reviews with senior engineers

Qualifications:• Bachelor's degree (B.Tech) in Electrical Engineering, Electronics Engineering, or related field • 0-2 years of experience or strong academic exposure in Analog / Custom Layout Design • Basic understanding of: o Analog layout practices and matching concepts o Layout vs schematic consistency o Reliability and manufacturability considerations • Familiarity with custom layout tools and physical verification flows • Ability to work as an individual contributor under technical guidance • Strong attention to detail and willingness to learn ________________________________________ Preferred Qualifications • Hands on exposure to Virtuoso / Custom Compiler • Experience running Calibre / ICV for DRC, LVS, and density checks • Exposure to RedHawk / Totem for EM/IR analysis • Academic projects or internships in analog / mixed signal design or layout • Understanding of basic analog circuits (e.g., op amps, drivers, IO cells) • Scripting exposure (SKILL, Tcl, Python) is a plus



Job Type:Intel Contract Employee

Shift:Shift 1 (India)

Primary Location: India, Bangalore

Additional Locations:



Business group:The Central Engineering Group (CEG) is Intel's data-driven organization that builds scalable engineering solutions across three pillars: Product Enablement (IP, tools, and methodologies), Custom ASIC (leveraging existing IP for custom silicon), and Foundry Enablement (supporting top customers and validating technologies). The team focuses on customer-driven, end-to-end solutions with short development cycles to deliver measurable business impact across Intel's product and foundry businesses.

Posting Statement:All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.Position of TrustN/A

Work Model for this Role



This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

*




ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.
This job post has been translated by AI and may contain minor differences or errors.

You’ve reached the maximum limit of 15 job alerts. To create a new alert, please delete an existing one first.
Job alert created for this search. You’ll receive updates when new jobs match.
Are you sure you want to unapply?

You'll no longer be considered for this role and your application will be removed from the employer's inbox.