كلما زادت طلبات التقديم التي ترسلينها، زادت فرصك في الحصول على وظيفة!
إليك لمحة عن معدل نشاط الباحثات عن عمل خلال الشهر الماضي:
عدد الفرص التي تم تصفحها
عدد الطلبات التي تم تقديمها
استمري في التصفح والتقديم لزيادة فرصك في الحصول على وظيفة!
هل تبحثين عن جهات توظيف لها سجل مثبت في دعم وتمكين النساء؟
اضغطي هنا لاكتشاف الفرص المتاحة الآن!ندعوكِ للمشاركة في استطلاع مصمّم لمساعدة الباحثين على فهم أفضل الطرق لربط الباحثات عن عمل بالوظائف التي يبحثن عنها.
هل ترغبين في المشاركة؟
في حال تم اختياركِ، سنتواصل معكِ عبر البريد الإلكتروني لتزويدكِ بالتفاصيل والتعليمات الخاصة بالمشاركة.
ستحصلين على مبلغ 7 دولارات مقابل إجابتك على الاستطلاع.
The Role and Impact
As a Mixed Signal Design Verification Engineer in the Power Solutions and Sensors team, you will play a pivotal role in ensuring the functionality and performance of mixed signal logic components critical to Intel's success in delivering critical IPs on advanced process nodes. Leveraging your expertise in mixed signal verification, you will contribute to the development and validation of IPs that meet rigorous microarchitecture specifications, impacting the quality, reliability, and efficiency of Intel's technologies. Your contributions will directly support Intel's mission to drive innovation and deliver best-in-class solutions across its portfolio of products.
Key Responsibilities
- Perform functional verification of mixed signal logic components, including analog behavioral modeling, to ensure design specifications are met.
- Develop IP verification plans, test benches, and verification environments to ensure comprehensive coverage of mixed signal microarchitecture specifications.
- Execute detailed verification plans, define and run system simulation models, analyze power and timing, and uncover bugs to optimize design functionality.
- Debug issues in the presilicon environment through replication, root cause analysis, and implementation of corrective measures to resolve failing tests.
- Collaborate with digital and analog architects, RTL developers, and physical design teams to enhance the verification of complex architectural and microarchitectural features.
- Drive technical reviews of test plans and proofs with design and architecture teams, documenting all processes and findings.
- Maintain and continually improve functional verification infrastructure, methodologies, and tools to align with evolving industry standards.
Minimum Qualifications
Bachelor's or Master's degree in Electronics, VLSI Engineering, or a related field.
- 4-12 years of relevant experience
-Proficiency in System Verilog, UVM, and Verilog for mixed signal verification.
- Experience with industry-standard EDA tools such as Synopsys VCS, Cadence Xcelium/JasperGold, or Mentor Questa.
- Strong scripting skills in Python, Perl, or Tcl for testbench automation.
- Knowledge of standard protocols including JTAG/IJTAG/CRI/APB, and multi-clock domain mixed signal designs.
- Expertise in constraint-random test generation, root cause analysis, and debugging of complex mixed signal designs.
Preferred Qualifications
- Familiarity with Mixed Signal IP validation.
- Experience with low-power design techniques, such as UPF and clock gating.
- Knowledge of Formal Property Verification tools and version control systems like Git, Perforce, or CVS.
- Strong collaboration and communication skills, with the ability to work effectively within dynamic, multi-disciplinary teams.
Join us to shape the future of technology by driving verification excellence at Intel. Apply today and be a part of our journey to deliver world-class innovations.
Work Model for this Role
*
لن يتم النظر في طلبك لهذة الوظيفة، وسيتم إزالته من البريد الوارد الخاص بصاحب العمل.